| LTR                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |       |                    |                       |                                                      |              |              | VE A 191                                 | SNC                                         |                                       |                       |                    |                        |                  |                    |                          |                          |       |      |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|--------------------|-----------------------|------------------------------------------------------|--------------|--------------|------------------------------------------|---------------------------------------------|---------------------------------------|-----------------------|--------------------|------------------------|------------------|--------------------|--------------------------|--------------------------|-------|------|
| LIK                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |       |                    | [                     | DESCF                                                | RIPTIOI      | N            |                                          |                                             |                                       |                       | DA                 | TE (YI                 | R-MO-I           | DA)                |                          | APPR                     | ROVED |      |
| А                                                                                | Draw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ving up   | dated | to reflec          | ct curre              | nt requ                                              | iremen       | ts. – gt     |                                          |                                             |                                       |                       | 03-02-10           |                        |                  | R. MONNIN          |                          |                          |       |      |
| В                                                                                | Modify drawing to current requirements rrp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |           |       |                    |                       |                                                      |              |              |                                          |                                             |                                       | 10-04-27              |                    |                        |                  | C. SAFFLE          |                          |                          |       |      |
| С                                                                                | Add device type 02 and case outline X. Make changes to T under paragraph 1.3. Add enable input, limiter output curre output load resistance, differential input level, and single en limits under paragraph 1.3. Add a new footnote to θ <sub>JC</sub> under Add paragraphs 1.4.1, 4.4.1c, 4.4.4.1, 6.7 and Table IIB. From add I <sub>LIM10</sub> , I <sub>LIM1</sub> , VI <sub>H</sub> , VI <sub>L</sub> , I <sub>IH</sub> , I <sub>IL</sub> , P <sub>IN</sub> , R <sub>IN</sub> , V <sub>LIM</sub> , F <sub>LIM</sub> , P <sub>IN</sub> t <sub>RISE</sub> , and t <sub>FALL</sub> tests under Table I ro |           |       |                    |                       |                                                      |              |              | t currer<br>gle end<br>c unde<br>IIB. Fo | it, minir<br>led inpo<br>r parag<br>r devic | mum V<br>ut level<br>raph 1<br>e type | 12-04-25<br>3.<br>02, |                    |                        | C. SAFFLE        |                    |                          |                          |       |      |
|                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |       |                    |                       |                                                      |              |              |                                          |                                             |                                       |                       |                    |                        |                  |                    |                          |                          |       |      |
| REV SHEET REV SHEET REV STATUS OF SHEETS                                         | C 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C 16      | C 17  | C 18 RE\           | ET                    | C 20                                                 | C 21 C 1     | C 22 C 2     | C 23 C 3                                 | C 4                                         | C 5                                   | C 6                   | C 7                | C 8                    | C 9              | C 10               | C 11                     | C 12                     | C 13  | C 14 |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI                               | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16        |       | 18 REV SHE PRE RIC | 19                    | 20<br>D BY<br>CICER<br>BY                            | 21<br>C      | 22<br>C      | 23<br>C                                  |                                             |                                       | 6<br>CC               | 7<br>DLA I         | 8<br>_AND<br>BUS,      | 9<br>AND<br>OHIO | 1                  | 11<br>RITIMI<br>218-39   | 12<br>E<br>990           | 13    |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STAI MICRO DRA  THIS DRAWIN FOR U | NDAF<br>OCIRC<br>AWIN<br>NG IS A<br>SE BY<br>RTMEN<br>NCIES (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RD CUIT G | BLE   | 18 RE\ SHE PRE RIC | 19 / EET PAREI CK OFF | 20<br>D BY<br>FICER<br>BY<br>PITHAL<br>D BY<br>D MON | 21<br>C<br>1 | 22<br>C<br>2 | 23<br>C                                  | 4 MIC                                       | 5<br>CROC                             | 6 CC http:            | 7 DLA I DLUM //www | -AND<br>BUS,<br>w.land | 9 AND, OHIO      | 10<br>MAF<br>O 432 | RITIMI<br>218-39<br>me.d | 12<br>E<br>990<br>la.mil | 13    |      |

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function      |
|-------------|----------------|-----------------------|
| 01          | AD8306         | Logarithmic amplifier |
| 02          | AD8306         | Logarithmic amplifier |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

Μ

Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | <u>Descriptive designator</u> | <u>Terminals</u> | Package style |
|----------------|-------------------------------|------------------|---------------|
| E              | GDIP1-T16 or CDIP2-T16        | 16               | Dual-in-line  |
| X              | CDFP4-F16                     | 16               | Flat pack     |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                     | 5962-98646 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 2    |

| 1.3 Absolute maximum ratings. 1/                                                                                                                                                           |                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Supply voltage (VPS1/VPS2)                                                                                                                                                                 | . 7.5 V                                                                                                                       |
| Enable input (ENBL)                                                                                                                                                                        | . V <sub>PS1</sub> /V <sub>PS2</sub>                                                                                          |
| Limiter output current (LIMHI, LIMLO)                                                                                                                                                      | . 11 mA                                                                                                                       |
| Minimum VLOG output load resistance                                                                                                                                                        | . 40 Ω                                                                                                                        |
| Power dissipation (PD)                                                                                                                                                                     |                                                                                                                               |
| Input level, differential (reference 50 $\Omega$ )                                                                                                                                         |                                                                                                                               |
| Input level, single ended (reference 50 $\Omega$ )                                                                                                                                         |                                                                                                                               |
| Storage temperature range                                                                                                                                                                  |                                                                                                                               |
| Junction temperature (T <sub>J</sub> ): (both packages)                                                                                                                                    |                                                                                                                               |
| Lead temperature (soldering, 10 seconds)                                                                                                                                                   | . 300°C                                                                                                                       |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ):                                                                                                                                   |                                                                                                                               |
| Case outline E                                                                                                                                                                             |                                                                                                                               |
| Case outline X                                                                                                                                                                             | . 67°C/W <u>2</u> /                                                                                                           |
| Thermal resistance, junction-to-ambient (θ <sub>JA</sub> ):                                                                                                                                | 400000                                                                                                                        |
| Case outline E                                                                                                                                                                             |                                                                                                                               |
| Case dutilite A                                                                                                                                                                            | . 03 0/W <u>3</u> /                                                                                                           |
| 1.4 Recommended operating conditions.                                                                                                                                                      |                                                                                                                               |
| Operating voltage range (VPS1/VPS2)                                                                                                                                                        | . 2.7 V to 6.5 V                                                                                                              |
| Ambient operating temperature range (T <sub>A</sub> )                                                                                                                                      | 55°C to +125°C                                                                                                                |
|                                                                                                                                                                                            |                                                                                                                               |
| 1.4.1 Operating performance characteristics.                                                                                                                                               |                                                                                                                               |
| 1.4.1 Operating performance characteristics.                                                                                                                                               |                                                                                                                               |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} =$                                                                                        |                                                                                                                               |
|                                                                                                                                                                                            |                                                                                                                               |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} =$                                                                                        | . ±2°                                                                                                                         |
| Limiter amplifier section (LIMHI, LIMLO): (T <sub>A</sub> = +25°C, supply pin voltage (VPS) = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)                              | . ±2°<br>. 0.6 ns                                                                                                             |
| Limiter amplifier section (LIMHI, LIMLO): ( $T_A = +25^{\circ}C$ , supply pin voltage (VPS) = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)                              | . ±2°<br>. 0.6 ns<br>ecified)                                                                                                 |
| Limiter amplifier section (LIMHI, LIMLO): ( $T_A = +25^{\circ}C$ , supply pin voltage (VPS) = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)                              | . ±2°<br>. 0.6 ns<br>ecified)<br>. 100 dB                                                                                     |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = \text{Phase variation at } 100 \text{ MHz (over input range -73 dBV to -3 dBV)}$        | . ±2°<br>. 0.6 ns<br>ecified)<br>. 100 dB<br>. 0.34 V                                                                         |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = \text{Phase variation at } 100 \text{ MHz (over input range -73 dBV to -3 dBV)}$        | . ±2°<br>. 0.6 ns<br>ecified)<br>. 100 dB<br>. 0.34 V<br>. 2.34 V                                                             |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)$                        | . ±2°<br>. 0.6 ns<br>ecified)<br>. 100 dB<br>. 0.34 V<br>. 2.34 V<br>. 2.10 V                                                 |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)$                        | . ±2°<br>. 0.6 ns<br>ecified)<br>. 100 dB<br>. 0.34 V<br>. 2.34 V<br>. 2.10 V<br>. 0.3 Ω<br>. 1 mA                            |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)$                        | . ±2°<br>. 0.6 ns<br>ecified)<br>. 100 dB<br>. 0.34 V<br>. 2.34 V<br>. 2.10 V<br>. 0.3 Ω<br>. 1 mA                            |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}\text{C}, \text{ supply pin voltage (VPS)} = \text{Phase variation at } 100 \text{ MHz (over input range -73 dBV to -3 dBV)}$ | . ±2°<br>. 0.6 ns<br>ecified)<br>. 100 dB<br>. 0.34 V<br>. 2.34 V<br>. 2.10 V<br>. 0.3 Ω<br>. 1 mA<br>. 3.5 MHz               |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = \text{Phase variation at } 100 \text{ MHz (over input range -73 dBV to -3 dBV)}$        | . ±2° . 0.6 ns ecified) . 100 dB . 0.34 V . 2.34 V . 2.10 V . 0.3 Ω . 1 mA . 3.5 MHz                                          |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)$                        | . ±2° . 0.6 ns ecified) . 100 dB . 0.34 V . 2.34 V . 2.10 V . 0.3 Ω . 1 mA . 3.5 MHz . +22 dBm78 dBm                          |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)$                        | . ±2° . 0.6 ns ecified) . 100 dB . 0.34 V . 2.34 V . 2.10 V . 0.3 Ω . 1 mA . 3.5 MHz . +22 dBm78 dBm . 1.28 nV / √Hz          |
| Limiter amplifier section (LIMHI, LIMLO): $(T_A = +25^{\circ}C, \text{ supply pin voltage (VPS)} = Phase variation at 100 MHz (over input range -73 dBV to -3 dBV)$                        | . ±2° . 0.6 ns ecified) . 100 dB . 0.34 V . 2.34 V . 2.10 V . 0.3 Ω . 1 mA . 3.5 MHz . +22 dBm78 dBm . 1.28 nV / √Hz . 2.5 pF |

<sup>3/</sup> Measurement taken under absolute worst case condition. Data taken with a thermal camera for highest power density location. Contact the manufacturer for improved thermal limits if LIMHI/LIMLO outputs are not used.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-98646 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 3          |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

<sup>2/</sup> Measurement taken under absolute worst case condition and represents data taken with a thermal camera for highest power density location. See MIL-STD-1835 for average package thermal numbers. Contact the manufacturer for improved thermal limits if LIMHI/LIMLO outputs are not used.

### 1.5 Radiation features.

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://assist.daps.dla.mil/quicksearch/">https://assist.daps.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outline. The case outline shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 2.
- 3.2.4 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request.
- 4/ These parts may be dose rate sensitive in a space environment and may demonstrate enhanced low dose rate effects. Radiation end point limits for the noted parameters are guaranteed only for the conditions specified in MIL-STD-883, method 1019, condition A.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-98646 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 4    |

- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime -VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 49 (see MIL-PRF-38535, appendix A).

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                     | 5962-98646 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                                                                   | Symbol           | Condi<br>-55°C ≤<br>VPS1/VPS2                           | Group A<br>subgroups                                          | Device<br>type | Lir   | mits | Unit |    |
|------------------------------------------------------------------------|------------------|---------------------------------------------------------|---------------------------------------------------------------|----------------|-------|------|------|----|
|                                                                        |                  | _                                                       | e ended input,<br>erwise specified                            |                |       | Min  | Max  |    |
| Quiescent current                                                      | IS               | Zero-signal,                                            | LMDR open,                                                    | 1              | 01    | 13   | 20   | mA |
|                                                                        |                  | ENBL > 3 V                                              |                                                               | 2,3            | -     | 10   | 24   |    |
|                                                                        |                  | PIN = 0 V, R                                            | LIM = open,                                                   | 1              | 02    | 13   | 20   |    |
|                                                                        |                  | ENBL = VPS<br>$V_{PS} = 2.7 \text{ V},$                 |                                                               | 2,3            |       | 10   | 24   |    |
|                                                                        |                  |                                                         | M, D, P, L, R                                                 | 1              | -     | 13   | 20   |    |
| Disable current                                                        | I <sub>DIS</sub> | Zero-signal,<br>ENBL < 0.5                              | · ·                                                           | 1,2,3          | 01    | -25  | 25   | μА |
|                                                                        |                  | PIN = 0 V, R<br>ENBL = 0 V,<br>V <sub>PS</sub> = 2.7 V, | ·                                                             |                | 02    | -25  | 25   |    |
|                                                                        |                  |                                                         | M, D, P, L, R                                                 | 1              | -<br> | -25  | 25   |    |
| Additional Is current 3/<br>from 10 mA limiter<br>output drive current | ILIM10           |                                                         | $\Omega$ , f = 5 MHz,<br>(I <sub>OUT</sub> = 10 mA),          | 1,2,3          | 02    | 8    | 22.5 | mA |
|                                                                        |                  |                                                         | M, D, P, L, R                                                 | 1              |       | 8    | 22.5 | 1  |
| Additional Is current 3/<br>from 1 mA limiter<br>output drive current  | ILIM1            | _                                                       | $\Omega$ Ω, f = 5 MHz,<br>$\Omega$ (I <sub>OUT</sub> = 1 mA), | 1,2,3          | 02    | 1.5  | 2.25 | mA |
|                                                                        |                  |                                                         | M, D, P, L, R                                                 | 1              |       | 1.5  | 2.25 | 1  |
| ENBL input high logic level voltage                                    | V <sub>IH</sub>  | V <sub>PS</sub> = 2.7 V,                                | 5 V, 6.5 V                                                    | 1,2,3          | 02    | 2.7  | Vs   | V  |
| <b>3</b> -                                                             |                  |                                                         | M, D, P, L, R                                                 | 1              |       | 2.7  | Vs   | 1  |
| ENBL input low logic level voltage                                     | V <sub>IL</sub>  | V <sub>PS</sub> = 2.7 V,                                | 5 V, 6.5 V                                                    | 1,2,3          | 02    | 0    | 0.5  | V  |
| Č                                                                      |                  |                                                         | M, D, P, L, R                                                 | 1              | ]     | 0    | 0.5  |    |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-98646 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 6    |

| Test                              | Symbol             | $\label{eq:conditions} Conditions \\ -55^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ \text{unless otherwise specified}$ |                               | Group A subgroups | Device<br>type | Limits |                  | Unit |
|-----------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|----------------|--------|------------------|------|
|                                   |                    |                                                                                                                       |                               |                   |                | Min    | Max              |      |
| ENBL input high input current     | Iн                 | ENBL = VPS,                                                                                                           |                               | 1,2,3             | 02             |        | 60               | μΑ   |
|                                   |                    | VPS = 2.7 V                                                                                                           | M, D, P, L, R                 | 1                 | -              |        | 60               |      |
|                                   |                    | ENBL = VPS,                                                                                                           |                               | 1,2,3             |                |        | 130              |      |
|                                   |                    | VPS = 5 V                                                                                                             | M, D, P, L, R                 | 1                 |                |        | 130              | )    |
|                                   |                    | ENBL = VPS,                                                                                                           |                               | 1,2,3             |                |        | 160              |      |
|                                   |                    | VPS = 6.5 V                                                                                                           | M, D, P, L, R                 | 1                 |                |        | 160              |      |
| ENBL input low input current      | I <sub>IL</sub>    | ENBL = 0 V,<br>VPS = 2.7 V, 5 V, 6.5 V                                                                                |                               | 1,2,3             | 02             |        | 60               | μΑ   |
|                                   |                    |                                                                                                                       | M, D, P, L, R                 | 1                 |                |        | 60               | 1    |
| Input INHI and INLO section.      |                    |                                                                                                                       |                               |                   |                |        |                  |      |
| Usable input signal 4/5/<br>range | PIN                | Differential INH<br>level, VPS = 5 \                                                                                  |                               | 4,5,6             | 02             | -91    | +9               | dBV  |
|                                   |                    | Differential INHI to INLO input level, VPS = 2.7 V                                                                    |                               |                   |                | -91    | +3               |      |
| Input resistance <u>5</u> /       | R <sub>IN</sub>    | Differential INHI to INLO                                                                                             |                               | 4,5,6             | 02             | 800    | 1200             | Ω    |
| Limiting amplifier LMHI and LIM   | LO section.        |                                                                                                                       |                               |                   |                |        |                  |      |
| Output swing voltage 3/           | V <sub>LIM10</sub> | $R_{LOAD} = 100 \Omega$ ,                                                                                             |                               | 1,2,3             | 01             | 0.8    | 1.2              | V    |
| at 10 mA output drive             |                    | $R_{LIM} = 40 \Omega (I_{OUT} = 10 \text{ mA})$                                                                       |                               |                   |                |        |                  |      |
|                                   |                    | P <sub>IN</sub> = -3 dBV, f                                                                                           | = 5 MHz, <u>6</u> /           | 1,2,3             | 02             | 0.7    | 1.2              |      |
|                                   |                    | $R_{LOAD} = 100 \Omega$ , $R_{LIM} = 40 \Omega$ ,                                                                     |                               |                   |                |        |                  |      |
|                                   |                    | $V_{PS} = 5 \text{ V}, 6.5 \text{ V}$                                                                                 | V                             |                   |                |        |                  |      |
|                                   |                    |                                                                                                                       | M, D, P, L, R                 | 1                 |                | 0.7    | 1.2              | 1    |
|                                   |                    | P <sub>IN</sub> = -3 dBV, f                                                                                           | = 5 MHz, <u>6</u> /           | 1,2               |                | 0.7    | 1.2              |      |
|                                   |                    | R <sub>LOAD</sub> = 100 Ω                                                                                             | $P$ , $R_{LIM} = 40 \Omega$ , |                   |                |        |                  |      |
|                                   |                    | V <sub>PS</sub> = 2.7 V                                                                                               | M, D, P, L, R                 | 1                 | -              | 0.7    | 1.2              | 1    |
|                                   |                    | P <sub>IN</sub> = -3 dBV, f                                                                                           | = 5 MHz, 6/                   | 3                 |                | 0.5    | 1.2              | 1    |
|                                   |                    | $R_{LOAD} = 100 \Omega$<br>$V_{PS} = 2.7 V$                                                                           |                               |                   |                |        | - · <del>-</del> |      |
|                                   |                    | P <sub>IN</sub> = -3 dBV, f                                                                                           | = 400 MHz, <u>6</u> /         | 1,2,3             | ]              | 0.275  | 0.6              | 1    |
|                                   |                    | $R_{LOAD} = 100 \Omega$<br>$V_{PS} = 2.7 \text{ V}, 5 \text{ V}$                                                      |                               |                   |                |        |                  |      |

| STANDARD              |
|-----------------------|
| MICROCIRCUIT DRAWING  |
| DLA LAND AND MARITIME |

COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-98646 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 7    |

| Test                                                           | Symbol              |                                                                                                              |               | Group A<br>subgroups | Device<br>type | Limits |                | Unit  |
|----------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------|---------------|----------------------|----------------|--------|----------------|-------|
|                                                                |                     | unless otherw                                                                                                | ise specified |                      |                | Min    | Max            |       |
| Limiting amplifier LMHI and                                    | I LIMLO sec         | tion - continued.                                                                                            |               |                      |                |        |                |       |
| Output swing voltage 3/<br>at 1 mA output drive                | V <sub>LIM1</sub>   | $P_{IN} = -3 \text{ dBV, f} :$ $R_{LOAD} = 100 \Omega$ $R_{LIM} = 400 \Omega,$ $V_{PS} = 2.7 \text{ V, 5 N}$ | ,             | 1,2,3                | 02             | 0.07   | 0.12           | V     |
|                                                                |                     |                                                                                                              | M, D, P, L, R | 1                    |                | 0.07   | 0.12           |       |
|                                                                |                     | P <sub>IN</sub> = -3 dBV,<br>f = 400 MHz,                                                                    | <u>6</u> /    | 1,2,3                |                | 0.05   | 0.14           |       |
|                                                                |                     | $R_{LOAD} = 100 \Omega$ $R_{LIM} = 400 \Omega,$ $V_{PS} = 2.7 \text{ V}, 5 \text{ V}$                        |               |                      |                |        |                |       |
| Usable frequency range at limiter output                       | F <sub>LIM</sub>    | $R_{LOAD} = 100 \Omega$ ,                                                                                    |               | 4,5,6                | 02             | 5      | 400.0/         | MHz   |
|                                                                |                     | $R_{LIM} = 40 \Omega$ at $V_{PS} = 5 V$ ,                                                                    |               | 4,0,0                | 02             | 3      | 400 <u>6</u> / | IVITZ |
|                                                                |                     | $R_{LIM} = 400 \Omega$ at $V_{PS} = 2.7 V$ , 5 V, 6.5 V                                                      |               |                      |                |        |                |       |
|                                                                |                     |                                                                                                              | M, D, P, L, R | 4                    |                | 5      | 400 <u>6</u> / |       |
| Usable input signal <u>4</u> / <u>5</u> /<br>range for limiter | P <sub>IN</sub> LIM | Differential INHI level for limiter,                                                                         | ·             | 4,5,6                | 02             | -78    | +9             | dBV   |
|                                                                |                     | V <sub>PS</sub> = 5 V, 6.5 V  Differential INHI to INLO input                                                |               |                      |                |        |                |       |
|                                                                |                     | level for limiter,                                                                                           | to INLO Input |                      |                | -78    | +3             |       |
|                                                                |                     | V <sub>PS</sub> = 2.7 V                                                                                      |               |                      |                |        |                |       |
| Logarithmic amplifier section                                  | n.                  |                                                                                                              |               |                      |                |        |                |       |
| Transfer slope                                                 | VYAC                | f = 10 MHz,                                                                                                  |               | 4                    | 01             | 19.4   | 20.6           | mV/dl |
|                                                                |                     | -40 dBm < P <sub>IN</sub> < 0 dBm                                                                            |               | 5,6                  |                | 19.25  | 20.75          |       |
|                                                                |                     | f = 5 MHz,                                                                                                   |               | 4                    | 02             | 19.7   | 20.9           |       |
|                                                                |                     | -63 dBV < P <sub>IN</sub> <                                                                                  | :-23 dBV      | 5,6                  | 1              | 19.55  | 21.05          | 1     |
|                                                                |                     |                                                                                                              | M, D, P, L, R | 4                    |                | 19.7   | 20.9           |       |
|                                                                |                     | f = 100 MHz,                                                                                                 |               | 4                    |                | 19.4   | 20.6           | 1     |
|                                                                |                     | -63 dBm < P <sub>IN</sub> <                                                                                  | < -23 dBm     | 5,6                  |                | 19.25  | 20.75          |       |
|                                                                |                     | Γ                                                                                                            | M, D, P, L, R | 4                    |                | 19.4   | 20.6           |       |

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                     | 5962-98646 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET<br>8 |

| TABLE I. Electrical performance characteristics - Continue |
|------------------------------------------------------------|
|------------------------------------------------------------|

| Test                                | Symbol            | Conditions $\underline{1}/\underline{2}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>V <sub>PS1</sub> /V <sub>PS2</sub> = ENBL = +5 V |                | Group A subgroups | Device<br>type | Limits |        | Unit     |
|-------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|----------------|--------|--------|----------|
|                                     |                   | unless otherv                                                                                                                              | vise specified |                   |                | Min    | Max    |          |
| Logarithmic amplifier s             | section – cor     | ntinued.                                                                                                                                   |                |                   |                |        |        |          |
| Transfer slope                      | VYAC              | f = 400 MHz, <u>6</u> /                                                                                                                    | 1              | 4,5,6             | 02             | 18.5   | 19.2   | mV/dB    |
|                                     |                   | -63 dBm < P <sub>IN</sub> < -                                                                                                              | 23 dBm         |                   |                |        |        |          |
| Intercept                           | VXAC              | f = 10 MHz                                                                                                                                 |                | 4                 | 01             | -110.4 | -105.6 | dBV      |
|                                     |                   |                                                                                                                                            |                | 5,6               |                | -111.0 | -105.0 |          |
|                                     |                   | f = 5 MHz                                                                                                                                  |                | 4                 | 02             | -110.4 | -105.6 |          |
|                                     |                   |                                                                                                                                            |                | 5,6               |                | -111.0 | -105.0 |          |
|                                     |                   |                                                                                                                                            | M, D, P, L, R  | 4                 |                | -110.4 | -105.6 |          |
|                                     |                   | f = 100 MHz                                                                                                                                |                | 4                 |                | -108.4 | -103.6 |          |
|                                     |                   |                                                                                                                                            |                | 5,6               |                | -109.0 | -103.0 |          |
|                                     |                   |                                                                                                                                            | M, D, P, L, R  | 4                 |                | -108.4 | -103.6 |          |
|                                     |                   | f = 400 MHz <u>6</u> /                                                                                                                     |                | 4,5,6             |                | -112   | -107.4 |          |
| Linearity error                     | LEAC              | f = 10 MHz,                                                                                                                                |                | 4,5,6             | 01             | -1.0   | 1.0    | dB       |
|                                     |                   | -40 dBm < PIN < 0<br>f = 5 MHz, 100 MH<br>400 MHz,<br>-63 dBV < PIN < -                                                                    | Hz, <u>6</u> / | 4,5,6             | 02             | -1.0   | 1.0    |          |
|                                     |                   |                                                                                                                                            | M, D, P, L, R  | 4                 |                | -1.0   | 1.0    |          |
| VLOG maximum 7/<br>output voltage   | V <sub>LOGM</sub> | P <sub>IN</sub> = +3 dBV at V<br>f = 5 MHz and 100                                                                                         |                | 4,5,6             | 02             | 1.9    | 2.3    | V        |
|                                     |                   | P <sub>IN</sub> = +3 dBV at V <sub>PS</sub> = 6.5 V,<br>f = 5 MHz                                                                          |                |                   |                | 1.9    | 2.3    |          |
|                                     |                   | $P_{IN} = -3 \text{ dBV at V}$<br>f = 5  MHz                                                                                               | ps = 2.7 V,    |                   |                | 1.9    | 2.3    |          |
|                                     |                   |                                                                                                                                            | M, D, P, L, R  | 4                 |                | 1.9    | 2.3    |          |
| Output settling 5/7/<br>time to 10% | T <sub>STL</sub>  | $P_{IN} = 0 \text{ V to } 3.991$<br>(+3 dBV), settle to<br>f = 100  MHz,<br>$RVLOGLOAD \ge 50$                                             | 10%,           | 9,10,11           | 02             |        | 130    | ns       |
|                                     |                   | CVLOGLOAD   10                                                                                                                             |                |                   |                |        |        |          |
|                                     | 1                 | I CALOGLOAD > 10                                                                                                                           | о рі           |                   |                |        |        | <u> </u> |

See footnotes at end of table.

| STANDARD                  |
|---------------------------|
| MICROCIRCUIT DRAWING      |
| DLA LAND AND MARITIME     |
| COLUMBUS, OHIO 43218-3990 |

| SIZE<br><b>A</b> |                     | 5962-98646 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 9    |

# TABLE I. Electrical performance characteristics - Continued.

| Test                                                   | Symbol         | Conditions $\underline{1}/\underline{2}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>V <sub>PS1</sub> /V <sub>PS2</sub> = ENBL = +5 V | Group A<br>subgroups | Device<br>type | Limits |     | Unit |
|--------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|-----|------|
|                                                        |                | unless otherwise specified                                                                                                                 |                      |                | Min    | Max |      |
| Logarithmic amplifier sect                             | tion – contin  | ued.                                                                                                                                       |                      |                |        |     |      |
| Rise and fall time <u>5</u> / <u>7</u> /<br>10% to 90% | tRISE<br>tFALL | $P_{IN}$ = 0 V to 3.991 V step (+3 dBV),<br>10% to 90%, f = 100 MHz,<br>$R_{VLOGLOAD} \ge 50 \Omega$ ,<br>$C_{VLOGLOAD} \le 100 pF$        | 9,10,11              | 02             |        | 100 | ns   |

- 1/ RHA devices supplied to this drawing have been characterized through all levels P, L, and R of irradiation. However, this device is tested only at the "R" level. Pre and Post irradiation values are identical unless otherwise specified in Table I. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C.
- 2/ These parts may be dose rate sensitive in a space environment and may demonstrate enhanced low dose rate effects. Radiation end point limits for the noted parameters are guaranteed only for the conditions specified in MIL-STD-883, method 1019, condition A.
- 3/ Output swing is from V<sub>PS</sub> to V<sub>PS</sub> V<sub>LIM</sub> swing voltage. When limiter output is used, output drive current is nominally 400mV/R<sub>LIM</sub> which increases I<sub>S</sub> as specified in I<sub>LIM</sub>. R<sub>LIM</sub> should be chosen for desired output swing and optimal application needs. When Limiter outputs are not used, it is recommended to disable the LIMHI and LIMLO outputs by connecting them to V<sub>PS2</sub>. Refer to section 6.7 application notes.
- $\underline{4}$ / Due to the extremely high Gain bandwidth product, the output of either LIMHI or LIMLO will be unstable for P<sub>IN</sub> input levels below –78 dBV (–65 dBm, reference 50  $\Omega$ ). Power supply level, input circuitry, single ended versus differential input, and LIMHI/LIMLO circuitry alter the P<sub>IN</sub> and P<sub>INLIM</sub> specifications. Refer to section 6.7 application notes.
- 5/ Parameter is guaranteed by engineering characterization, not production tested. Characterization repeated after major design or process changes or with subsequent wafer lots. Parameter not tested post irradiation.
- 6/ Limits production tested at f = 5 MHz and 100 MHz, while f = 400 MHz limits are guaranteed by engineering characterization, not production tested. Characterization repeated after major design or process changes or with subsequent wafer lots. f = 400 MHz limits not tested post irradiation.
- Maximum V<sub>LOG</sub> output sink current can increase V<sub>LOG</sub> output settling and fall time. This may be reduced by adding a grounded load resistance though this must not be less than 40 Ω. Select bandwidth limiting filter as needed per application needs. Power supply level, input circuitry, and V<sub>LOG</sub> application circuitry alter this specification. Refer to section 6.7 application notes.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                     | 5962-98646 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 10   |

| Device types    | 01 and 02       |
|-----------------|-----------------|
| Case outlines   | E and X         |
| Terminal number | Terminal symbol |
| 1               | COM2            |
| 2               | VPS1            |
| 3               | PADL            |
| 4               | INHI            |
| 5               | INLO            |
| 6               | PADL            |
| 7               | COM1            |
| 8               | ENBL            |
| 9               | LMDR            |
| 10              | FLTR            |
| 11              | PADL            |
| 12              | LMLO            |
| 13              | LMHI            |
| 14              | PADL            |
| 15              | VPS2            |
| 16              | VLOG            |

| Terminal symbol | Description                                                               |
|-----------------|---------------------------------------------------------------------------|
| COM2            | Special common pin for received signal strength indication (RSSI) output. |
| VPS1            | Supply pin for first five amplifier stages and the main biasing system.   |
| PADL            | Four tie-downs to the paddle on which the device is mounted; grounded     |
| INHI            | Signal input, high or plus polarity.                                      |
| INLO            | Signal input, low or minus polarity.                                      |
| COM1            | Main common connection.                                                   |
| ENBL            | Chip enable; active when high. Refer to ENBL enable interface section of  |
|                 | the manufacturer's datasheet.                                             |
| LMDR            | Limiter drive programming pin.                                            |
| FLTR            | Received signal strength indication (RSSI) bandwidth reduction pin.       |
| LMLO            | Limiter output, low or minus polarity.                                    |
| LMHI            | Limiter output, high or plus polarity.                                    |
| VPS2            | Supply pin for sixth gain stage, limiter and received signal strength     |
| V1 52           | indication (RSSI) output stage load current.                              |
| VLOG            | Logarithmic received signal strength indication (RRSI) output.            |

FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-98646 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 11         |



FIGURE 2. Block diagram.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-98646  |
|-------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET<br>12 |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, D, or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 7 and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroups 4, 5, 6, 9, 10, and 11 are tested as part of device initial characterization and after design and process changes or with subsequent wafer lots as indicated in Table I.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-98646  |
|-------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET<br>13 |

# TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups (in accordance with MIL-STD-883, method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                                          |
|---------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|
|                                                   | Device class M                                                   | Device<br>class Q                                             | Device<br>class V                                        |
| Interim electrical parameters (see 4.2)           | 1                                                                | 1                                                             | 1                                                        |
| Final electrical parameters (see 4.2)             | 1,2,3,4,5,6 <u>1</u> /                                           | 1,2,3,4,5,6 <u>1</u> /                                        | 1,2,3, <u>1</u> / <u>2</u> / <u>3</u> /<br>4,5,6,9,10,11 |
| Group A test requirements (see 4.4)               | 1,2,3,4,5,6                                                      | 1,2,3,4,5,6                                                   | 1,2,3,4,5,6, <u>2</u> /<br>9,10,11                       |
| Group C end-point electrical parameters (see 4.4) | 1                                                                | 1                                                             | 1,2,3, <u>2</u> / <u>3</u> /<br>4,5,6,9,10,11            |
| Group D end-point electrical parameters (see 4.4) | 1                                                                | 1                                                             | 1,2,3,4,5,6 <u>2</u> /                                   |
| Group E end-point electrical parameters (see 4.4) | 1,4                                                              | 1,4                                                           | 1,4 <u>2</u> /                                           |

<sup>1/</sup> PDA applies to subgroup 1.

TABLE IIB. Burn-in and operating life test delta parameters.  $T_A = +25$ °C. 1/2

| Parameters                                                    | Symbol             | Condition                          | Delta limits | Units |
|---------------------------------------------------------------|--------------------|------------------------------------|--------------|-------|
| Quiescent current                                             | IS                 | V <sub>PS</sub> = 6.5 V            | ±0.8         | mA    |
| Output swing voltage                                          | V <sub>LIM10</sub> | V <sub>PS</sub> = 6.5 V, f = 5 MHz | ±0.05        | ٧     |
| High input current                                            | I <sub>IH</sub>    | Vps = 6.5 V                        | ±12          | μΑ    |
| Low input current                                             | I <sub>I</sub> L   | V <sub>PS</sub> = 6.5 V            | ±12          | μΑ    |
| Additional Is current from 10 mA limiter output drive current | I <sub>LIM10</sub> | Vps = 6.5 V                        | ±0.5         | mA    |
| Disable current                                               | I <sub>DIS</sub>   | V <sub>PS</sub> = 6.5 V            | ±5           | μΑ    |
| Linearity                                                     | LEAC               | V <sub>PS</sub> = 5 V, f = 5 MHz   | ±0.4         | dB    |

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-98646  |
|-------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET<br>14 |

<sup>2/</sup> See Table I for parameters tested or characterized for subgroups 4, 5, 6, 9, 10, and 11.

<sup>3/</sup> Delta limits as specified in table IIB shall be required where specified, and the delta limits shall be computed with reference to the zero hour electrical parameters (see table I).

<sup>1/</sup> Deltas are performed at room temperature.2/ 240 hour burn-in and 1,000 hour operating group C life test.

- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, D, or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b.  $T_A = +125$ °C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019, condition A and as specified herein.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-98646  |
|-------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET<br>15 |

- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime -VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime -VA.

### 6.7 Application notes.

The device (figure 2) comprises a chain of six main amplifier/limiter stages, each having a gain of 12.04 dB (X4) and small-signal –3 dB bandwidth of 850 MHz. The input interface at INHI and INLO pins is fully differential. Thus it may be driven from either single-sided or balanced inputs, the latter being required at the very top end of the dynamic range, where the total differential drive may be as large as 4 V in amplitude.

The first six stages, also used in developing the logarithmic RSSI output, are followed by a versatile programmable-output, and thus programmable-gain, final limiter section. Its open collector outputs are also fully differential, at LMHI and LMLO pins. This output stage provides a gain of 18 dB when using equal valued load and bias setting resistors and the pin-to-pin output is used. The overall voltage gain is thus 90 dB. When using  $R_{LIM} = R_{LOAD} = 200~\Omega$ , the additional current consumption in the limiter is approximately 2.8 mA, of which 2 mA goes to the load. The ratio depends on  $R_{LIM}$  (for example, when 20  $\Omega$ , the efficiency is 90%), and the voltage at the pin LMDR is rather more than 400 mV, but the total load current is accurately (400 mV)/ $R_{LIM}$ . The rise and fall times of the hard-limited (essentially square wave) voltage at the outputs are normally 0.6 ns, when driven by a sine wave input having an amplitude of 316 mV or greater, and  $R_{LOAD} = 50~\Omega$ . The change in time-delay ("phase skew") over the input range -73~dBV (316 mV in amplitude, or -60~dBm in 50  $\Omega$ ) to -3~dBV (1 V or +10 dBm) is normally  $\pm 56~\text{ps}$  ( $\pm 2^{\circ}$  at 100 MHz).

The six main cells and their associated full-wave detectors, having a transconductance (gm) form, handle the lower part of the dynamic range. Biasing for these cells is provided by two references, one of which determines their gain, the other being a band-gap cell which determines the logarithmic slope, and stabilizes it against supply and temperature variations. A special dc-offset-sensing cell (not shown in figure 2) is placed at the end of this main section, and used to null any residual offset at the input, ensuring accurate response down to the noise floor. The first amplifier stage provides a short-circuited voltage noise spectral density of approximately  $1.07 \text{ nV}/\sqrt{\text{Hz}}$ . The last detector stage includes a modification to temperature stabilize the log intercept, which is accurately positioned so as to make optimal use of the full output voltage range. Four further "top end" detectors are placed at 12.04 dB taps along a passive attenuator, to handle the upper part of the range. The differential current mode outputs of all ten detectors stages are summed with equal weightings and converted to a single sided voltage by the output stage, generating the logarithmic (or RSSI) output at VLOG pin, nominally scaled 20 mV/dB (that is, 400 mV per decade). The junction between the lower and upper regions is seamless, and the logarithmic law conformance is normally well within  $\pm 0.4 \text{ dB}$  over the 80 dB range from -80 dBV to 0 dBV (-67 dBm to +13 dBm).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-98646 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 16         |

The full scale rise time of the RSSI output stage, which operates as a two-pole low-pass filter with a corner frequency of 3.5MHz, is about 200 ns. A capacitor connected between FLTR pin and VLOG can be used to lower the corner frequency (see below). The output has a minimum level of about 0.34 V (corresponding to a noise power of -78 dBm, or 17 dB above the nominal intercept of -95 dBm). This rather high baseline level ensures that the pulse response remains unimpaired at very low inputs. The maximum RSSI output depends on the supply voltage and the load. An output of 2.34 V, that is, 20 mV/dB  $^{\prime}$  (9 + 108) dB, is normal when using a supply voltage of 4.5 V or greater and a load resistance of 50  $\Omega$  or higher, for a differential input of +9 dBV (a 4 V sine amplitude, using balanced drives). When using a 3 V supply, the maximum differential input may still be as high as -3 dBV (1 V sine amplitude), and the corresponding RSSI output of 2.1 V, that is, 20 mV/dB (-3 + 108) dB is normal

A fully programmable output interface is provided for the hard limited signal, permitting the user to establish the optimal output current from its differential current-mode output. Its magnitude is determined by the resistor  $R_{LIM}$  placed between LMDR pin and ground, across which a nominal bias voltage of ~400 mV appears. Using  $R_{LIM} = 200~\Omega$ , this dc bias current, which is commutated alternately to the output pins, LMHI and LMLO, by the signal, is 2 mA. (The total supply current is somewhat higher). These currents may readily be converted to voltage form by the inclusion of load resistors, which will normally range from a few tens of ohms at 400 MHz to as high as 2 k $\Omega$  in lower frequency applications. Alternatively, a resonant load may be used to extract the fundamental signal and modulation sidebands, minimizing the out-of-band noise. A transformer or impedance matching network may also be used at this output. The peak voltage swing down from the supply voltage may be 1.2 V, before the output transistors go into saturation. The supply current for all sections except the limiter output stage, and with no load attached to the RSSI output, is nominally 16 mA at  $T_A = 27^{\circ}C$ , substantially independent of supply voltage. It varies in direct proportion to the absolute temperature (PTAT). The RSSI load current is simply the voltage at VLOG divided by the load resistance (for example, 2.4 mA max in a 1 k $\Omega$  load). The limiter supply current is 1.1 times that flowing in RLIM. The device may be enabled/disabled by a CMOS compatible level at ENBL pin.

#### ENBL enable interface.

The chip-enable interface is shown in Figure 3. The current in R1 controls the turn-on and turn-off states of the band-gap reference and the bias generator. Left unconnected, or at any voltage below 1 V, the device will be disabled, when it consumes a sleep current of much less than 1 mA (leakage currents only); when tied to the supply, or any voltage above 2 V, it will be fully enabled. The internal bias circuitry requires approximately 300 ns for either OFF or ON, while a delay of some 6 ms is required for the supply current to fall below 10 mA.



Figure 3. Enable interface.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-98646 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 17         |

INHI/INLO input interface.

Figure 4 shows the essentials of the signal input interface. The parasitic capacitances to ground are labeled Cp; the differential input capacitance, CD, mainly due to the diffusion capacitance of Q1 and Q2. In most applications both input pins are AC coupled. The switch S closes when Enable is asserted. When disabled, the inputs float, bias current IE is shut off, and the coupling capacitors remain charged. If the log amp is disabled for long periods, small leakage currents will discharge these capacitors. If they are poorly matched, charging currents at power-up can generate a transient input voltage which may block the lower reaches of the dynamic range until it has become much less than the signal.



FIGURE 4. Signal input interface.

In most applications, the input signal will be single sided, and may be applied to either INHI or INLO pin, with the remaining pin AC coupled to ground. Under these conditions, the largest input signal that can be handled is –3 dBV (sine amplitude of 1 V) when operating from a 3 V supply; a +3 dBV input may be handled using a supply of 4.5 V or greater. When using a fully balanced drive, the +3 dBV level may be achieved for the supplies down to 2.7 V and +9 dBV using > 4.5 V. For frequencies in the range 10 MHz to 200 MHz these high drive levels are easily achieved using a matching network. Using such a network, having an inductor at the input, the input transient is eliminated.

| STANDARD             |  |  |  |
|----------------------|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-98646  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>C | SHEET<br>18 |

LIMHI/LIMLO limiter output interface.

The simplified limiter output stage is shown in Figure 5. The bias for this stage is provided by a temperature-stable reference voltage of nominally 400 mV which is forced across the external resistor RLIM connected from LMDR pin by a special operational amplifier buffer stage. The biasing scheme also introduces a slight "lift" to this voltage to compensate for the finite current gain of the current source Q3 and the output transistors Q1 and Q2. A maximum current of 10 mA is permissible ( $R_{LIM} = 40~\Omega$ ). Note that while the bias currents are temperature stable, the ac gain of this stage will vary with temperature, by –6 dB over a 120°C range. A pair of supply and temperature stable complementary currents is generated at the differential output LMHI pin and LMLO pin, having a square wave form with rise and fall times of normally 0.6 ns, when load resistors of 50  $\Omega$  are used. The voltage at these output pins may swing to 1.2 V below the supply voltage applied to VPS2 pin. Because of the very high gain bandwidth product of this amplifier considerable care must be exercised in using the limiter outputs. The minimum necessary bias current and voltage swings should be used. These outputs are best utilized in a fully-differential mode. A flux-coupled transformer, a balun, or an output matching network can be selected to transform these voltages to a single-sided form. Equal load resistors are recommended, even when only one output pin is used, and these should always be returned to

the same well decoupled node on the printed circuit (PC) board. When the device is used only to generate an RSSI output, the

limiter should be completely disabled by omitting RLIM and strapping LMHI and LMLO to VPS2.



FIGURE 5. Limiter output interface.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-98646 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 19         |

VLOG (RSSI) output interface.

The outputs from the ten detectors are differential currents, having an average value that is dependent on the signal input level, plus a fluctuation at twice the input frequency. The currents are summed at the internal nodes LGP and LGN shown in figure 6. The temperature compensation current ( $I_T$ ) is added to LGP, to position the intercept to -108 dBV, by raising the RSSI output voltage for zero input, and to provide temperature compensation, resulting in a stable intercept. For zero signal conditions, all the detector output currents are equal. For a finite input, of either polarity, their difference is converted by the output interface to a single sided voltage nominally scaled 20 mV/dB (400 mV per decade), at the output VLOG pin. This scaling is controlled by a separate feedback stage, having a tightly controlled transconductance. A small uncertainty in the log slope and intercept remains; the intercept may be adjusted.



FIGURE 6. Simplified RSSI output interface.

The RSSI output bandwidth,  $f_{LP}$ , is nominally 3.5 MHz. This is controlled by the compensation capacitor C1, which may be increased by adding an external capacitor,  $C_F$ , between FLTR pin and VLOG pin. An external 33 pF will reduce  $f_{LP}$  to 350 kHz, while 360 pF will set it to 35 kHz, in each case with an essentially one-pole response. In general, the relationships (for  $f_{LP}$  in MHz) are:

$$C_F = ((12.7 \times 10^{-10}) / f_{LP}) - 3.5 pF; f_{LP} = (12.7 \times 10^{-6}) / (C_F + 3.5 pF).$$

Using a load resistance of 50  $\Omega$  or greater, and at any temperature, the peak output voltage may be at least 2.4 V when using a supply of 4.5 V, and at least 2.1 V for a 3 V supply, which is consistent with the maximum permissible input levels. The incremental output resistance is approximately 0.3  $\Omega$  at low frequencies, rising to 1  $\Omega$  at 150 kHz and 18  $\Omega$  at very high frequencies. The output is unconditionally stable with load capacitance, but it should be noted that while the peak sourcing current is over 100 mA, and able to rapidly charge even large capacitances, the internally provided sinking current is only 1 mA. Thus, the fall time from the 2 V level will be as long as 2  $\mu$ s for a 1 nF load. This may be reduced by adding a grounded load resistance though this must not be less than 40  $\Omega$ .

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-98646 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 20   |

#### Using the device.

The device exhibits very high gain from 1 MHz to over 1 GHz, at which frequency the gain of the main path is still over 65 dB. Consequently, it is susceptible to all signals, within this very broad frequency range, that find their way to the input terminals. It is important to remember that these are quite indistinguishable from the "wanted" signal, and will have the effect of raising the apparent noise floor (that is, lowering the useful dynamic range). Therefore, while the signal of interest may be 200 MHz, any of the following could easily be larger than this signal at the lower extremities of its dynamic range: a 60 Hz hum, picked up due to poor grounding techniques; spurious coupling from digital logic on the same PC board; a strong electromagnetic interference (EMI) source; etc. Very careful shielding is essential to guard against such unwanted signals, and also to minimize the likelihood of instability due to high frequency (HF) feedback from the limiter outputs to the input.

With this in mind, the minimum possible limiter gain should be used. Where only the logarithmic amplifier (RSSI) function is required, the limiter should be disabled by omitting RLIM and tying the outputs LMHI and LMLO directly to VPS2. A good ground plane should be used to provide a low impedance connection to the common pins, for the decoupling capacitor(s) used at VPS1 and VPS2, and at the output ground. Note that COM2 is a special ground pin serving just the RSSI output. The four pins labeled PADL tie down directly to the back of the chip. The process on which the device is fabricated uses a bonded wafer technique to provide a silicon-on-insulator isolation, and there is no junction or other dc path from the back side to the circuitry on the surface. These paddle pins must be connected directly to the ground plane using the shortest possible lead lengths to minimize inductance. The voltages at the two supply pins should not be allowed to differ greatly; up to 500 mV is permissible. It is desirable to allow VPS1 to be slightly more negative than VPS2. When the primary supply is greater than 2.7 V, the decoupling resistors R1 and R2 (figure 7) may be increased to improve the isolation and lower the dissipation in the device. However, since VPS2 supports the RSSI load current, which may be large, the value of R2 should take this into account.

### Basic connections for VLOG (RSSI) output.

Figure 7 shows the connections required for most applications. The device is enabled by connecting ENBL to VPS1. Inputs are ac-coupled by C1 and C2, which normally should have the same value. The input is, in this case, terminated with a 52.3  $\Omega$  resistor that combines with the device's input resistance of 1000  $\Omega$  to give a broadband input impedance of 50  $\Omega$ . Alternatively an input matching network can be used (see input matching section).



FIGURE 7. Bias connections for RSSI (log) output.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-98646 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 21   |

The  $0.01~\mu F$  coupling capacitors and the resulting  $50~\Omega$  input impedance give a high-pass corner frequency of around 600~kHz. (1/(2  $\pi$  RC)), where C = (C1)/2. In high frequency applications, this corner frequency should be placed as high as possible, to minimize the coupling of unwanted low frequency signals. In low frequency applications, a simple RC network forming a low pass filter should be added at the input for the same reason. If the limiter output is not required, LMDR pin should be left open and LMHI pin and LMLO pin should be tied to VPS2 as shown in figure 7.

Transfer function in terms of slope and intercept.

The transfer function of the device is characterized in terms of its slope and intercept. The logarithmic slope is defined as the change in the RSSI output voltage for a 1 dB change at the input. For the device the slope is calibrated to be 20 mV/dB. The intercept is the point at which the extrapolated linear response would intersect the horizontal axis. For the device the intercept is calibrated to be -108 dBV (-95 dBm). Using the slope and intercept, the output voltage can be calculated for any input level within the specified input range using the equation:  $V_{OUT} = V_{SLOPE} \times (PIN - PO)$  where  $V_{OUT}$  is the demodulated and filtered RSSI output, VSLOPE is the logarithmic slope, expressed in V/dB, PIN is the input signal, expressed in decibels relative to some reference level (either dBm or dBV in this case) and PO is the logarithmic intercept, expressed in decibels relative to the same reference level. For example, for an input level of -33 dBV (-20 dBm), the output voltage will be:  $V_{OUT} = 0.02 \text{ V/dB} \times (-33 \text{ dBV} - (-108 \text{ dBV})) = 1.5 \text{ V}$ .

The most widely used convention in RF systems is to specify power in dBm, that is, decibels above 1 mW in 50  $\Omega$ . Specification of log amp input level in terms of power is strictly a concession to popular convention; they do not respond to power (tacitly "power absorbed at the input"), but to the input voltage. The use of dBV, defined as decibels with respect to a 1 V rms sine wave, is more precise, although this is still not unambiguous because waveform is also involved in the response of a log amp, which, for a complex input (such as a CDMA signal) will not follow the rms value exactly. Since most users specify RF signals in terms of power more specifically, in dBm/50  $\Omega$ , we use both dBV and dBm in specifying the performance of the device, showing equivalent dBm levels for the special case of a 50  $\Omega$  environment. Values in dBV are converted to dBm with regard to 50  $\Omega$  by adding 13.

Output response time and CF.

The RSSI output has a low-pass corner frequency of 3.5 MHz, which results in a 10% to 90% rise time of 73 ns. For low frequency applications, the corner frequency can be reduced by adding an external capacitor, CF, between FLTR pin and VLOG pin as shown in figure 7. For example, an external 33 pF will reduce the corner frequency to 350 kHz, while 360 pF will set it to 35 kHz, in each case with an essentially one-pole response.

| STANDARD                    |
|-----------------------------|
| <b>MICROCIRCUIT DRAWING</b> |

| SIZE<br><b>A</b> |                     | 5962-98646 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 22   |

Using the LIMHI/LIMLO limiter output.

Figure 8 shows the basic connections for operating the limiter and the log output concurrently. The limiter output is a pair of differential currents of magnitude, IOUT, from high impedance (open-collector) sources. These are converted to equal-amplitude voltages by supply-referenced load resistors,  $R_{LOAD}$ . The limiter output current is set by RLIM, the resistor connected between LMDR pin and ground. The limiter output current is set according the equation:  $I_{OUT} = -400 \text{mV/R}_{LIM}$  and has an absolute accuracy of  $\pm 5\%$ . The supply referenced voltage on each of the limiter pins will thus be given by:  $V_{LIM} = V_S - 400 \text{mV} \times R_{LOAD} / R_{LIM}$ .



FIGURE 8. Basic connections for operating the limiter.

Depending on the application, the resulting voltage may be used in a fully balanced or unbalanced manner. It is good practice to retain both load resistors, even when only one output pin is used. These should always be returned to the same well decoupled node on the PC board. The unbalanced, or single-sided mode, is more inclined to result in instabilities caused by the very high gain of the signal path. The limiter current may be set as high as 10 mA (which requires  $R_{LIM}$  to be 40  $\Omega$ ) and can be optionally increased somewhat beyond this level. It is generally inadvisable, however, to use a high bias current, since the gain of this wide bandwidth signal path is proportional to the bias current, and the risk of instability is elevated as  $R_{LIM}$  is reduced (recommended value is 400  $\Omega$ ). However, as the size of  $R_{LOAD}$  is increased, the bandwidth of the limiter output decreases from 585 MHz for  $R_{LOAD} = R_{LIM} = 50 \Omega$  to 50 MHz for  $R_{LOAD} = R_{LIM} = 400 \Omega$  (bandwidth = 210 MHz for  $R_{LOAD} = R_{LIM} = 100 \Omega$  and 100 MHz for  $R_{LOAD} = R_{LIM} = 200 \Omega$ ). As a result, the minimum necessary limiter output level should be chosen while maintaining the required limiter bandwidth. For  $R_{LIM} = R_{LOAD} = 50 \Omega$ , the limiter output is specified for input levels between -78 dBV (-65 dBm) and +9 dBV (+22 dBm). The output of the limiter may be unstable for levels below -78 dBV. A transformer or a balun (for example, MACOM part number ETC1-1-13) can be used to convert the differential limiter output voltages to a single-ended signal.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-98646 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET 23   |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 12-04-25

Approved sources of supply for SMD 5962-98646 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime -VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.landandmaritime.dla.mil/Programs/Smcr/">http://www.landandmaritime.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor    | Vendor         |
|----------------------|-----------|----------------|
| microcircuit drawing | CAGE      | similar        |
| PIN <u>1</u> /       | number    | PIN <u>2</u> / |
| 5962-9864601QEA      | 24355 (2) | AD8306A/QMLQ   |
| 5962R9864602VXA      | 24355 (4) | AD8306AF/QMLR  |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGEVendor namenumberand address

24355 Analog Devices (2)

Route 1 Industrial Park P.O. Box 9106 Norwood, MA 02062

Point of contact: 804 Woburn Street

Wilmington, MA 01887-3462

24355 Analog Devices (4)

Route 1 Industrial Park

P.O. Box 9106

Norwood, MA 02062

Point of contact: 7910 Triad Center Drive

Greensboro, NC 27409-9605

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.